# Experiment 40

# **ALU Adder-Subtractor**



By: Thomas Buckley, Aidan O'Leary, Josh Pinoos, Zachary Welch 11/25/19 - 12/11/19

#### **Objectives:**

The objective of this lab was to create a 4-bit Adder-Subtractor using an ALU (Arithmetic Logic Unit) and display the output using seven-segment displays.

#### **Materials:**

- 1 ALU (Arithmetic Logic Unit) IC (74181) (Datasheet pages 5-7)
- 1 4-Bit Adder IC (7483)
- 5 BCD to 7 Segment Decoder IC (7448)
- 5 LED 7 Segment Displays (FND500)
- 2 Hex Inverter Logic IC (7404)
- 1 OR Logic IC (7432) (Datasheet page 8)
- 1 AND Logic IC (7408) (Datasheet page 9)
- 2 NAND Logic IC (7400) (Datasheet page 10)
- 2 SR Latch Logic IC (74279)
- 1 D-Type Flip-Flop Logic IC (74273)
- 1 SPDT Linear Switch
- $29 200\Omega$  Resistors
- 1 Keypad PCB

#### **Procedure:**

- 1. To begin the lab a data sheet was found for the ALU chip online (shown on pages 5-7). This datasheet contains both the pin outputs for the chip along with an operating table to figure out what the selector switches' inputs must be set to so it can carry out a required operation along with what the Carry-In  $(C_n)$  and Mode control (M) inputs.
- 2. Using the datasheet it was found that the ALU could be switched between an adder and subtractor by toggling the SPDT switch. To get to the adder and subtractor operation the  $C_n$  input was set to a high and the M input was set to a low. This set the chip into active high operands as well as an Arithmetic mode which meant the ALU would act as a chip that could do arithmetic. To get the chip to add or subtract the following selector switch inputs were used as shown below in the ALU datasheet. The adding function is "A plus B" while the subtraction function is "A minus B minus 1" with the extra minus one because the  $C_n$  is high and the extra one gets rid of the unwanted  $C_n$ . The ALU does 2's complement in the chip for subtraction as it can't directly subtract B from A it inverts B, adds a one, and then adds the two together.

- 3. Once the ALU datasheet was found a circuit was designed on multisim as shown in figure 2 and tested as the inputs are both 9 and the ALU is set to adding mode and the output is shown as 18. The circuit works by taking two inputs from the keypad PCB and sending the two inputs into the ALU along with two 7448 IC's and two seven segment displays to show the two numbers being used in the ALU. The ALU is pre-set with a high on C<sub>n</sub> and a low on M and to add or subtract the selector switches S<sub>0</sub>-S<sub>3</sub> must be set to the required values shown in the gate datasheet for the 74181 chip. Once the arithmetic function is selected the output is sent to an adder IC that will correct the BCD number if it is illegal, and will not be able to be displayed on the 7 segment displays. This is achieved by adding 6 to the output of the ALU using a 4-bit Adder and a correction circuit as seen in figure 1. The output of this adder is finally sent to two 7448 ICs' which are hooked up to two 7 segment displays to show the output of the Adder-Subtractor.
- 4. This multisim design was built physically as shown in figure 3 and worked as expected as 9 plus 9 also equaled 18 on the physical circuit proving our design to be correct as well as accurate.





Figure 3



#### **Discussion:**

This project was fairly easy to complete as the ALU acted similarly to the 4-bit Adder/Subtractor the week before making this circuit simple to produce along with the keypad. The keypad makes inputting numbers easier as instead of inputting a binary number only a decimal number has to be selected on the pad which is actually a binary number on the circuit board.

#### **Conclusion:**

An ALU (Arithmetic Logic Unit) chip can perform complex operations on two different inputs and can perform 16 logic or 16 arithmetic operations for a total of 32 operations. To select an operation a binary number must be inputted into the selector switches and each number designates a different function. For this lab, only "A plus B" and "A minus B minus 1" was utilized. "A plus B" was selected by inputting a high on  $S_0$ , a low on both  $S_1$  and  $S_2$ , and a high on  $S_3$ . "A minus B minus 1" was selected by inputting a low on  $S_0$ , a high on both  $S_1$  and  $S_2$ , and a low on  $S_3$ . "A minus B minus 1" is used instead of just "A minus B" as the  $C_n$  being high would cancel out the "minus 1" and "A minus B" isn't a selectable function on this ALU. The circuit other than the newly added ALU chip works the same as the 4-bit Adder/Subtractor with 7 segment displays used to visualize the BCD numbers in decimal and an adder after the ALU to forbid any illegal BCD outputs.



# DM74LS181 4-Bit Arithmetic Logic Unit

#### **General Description**

The DM74LS181 is a 4-bit Arithmetic Logic Unit (ALU) which can perform all the possible 16 logic operations on two variables and a variety of arithmetic operations.

#### **Features**

- Provides 16 arithmetic operations: add, subtract, compare, double, plus twelve other arithmetic operations
- Provides all 16 logic operations of two variables: exclusive-OR, compare, AND, NAND, OR, NOR, plus ten other logic operations
- Full lookahead for high speed arithmetic operation on long words

#### **Ordering Code:**

| Order Number Package Number Package D |      | Package Description                                                   |
|---------------------------------------|------|-----------------------------------------------------------------------|
| DM74LS181N                            | N24A | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.600 Wide |

#### **Logic Symbols**





V<sub>CC</sub> = Pin 24 GNID = Pin 12

#### **Connection Diagram**



#### Pin Descriptions

| Pin Names        | Description                         |
|------------------|-------------------------------------|
| Ā0-Ā3            | Operand Inputs (Active LOW)         |
| B0−B3            | Operand Inputs (Active LOW)         |
| S0-S3            | Function Select Inputs              |
| M                | Mode Control Input                  |
| Cn               | Carry Input                         |
| F0-F3            | Function Outputs (Active LOW)       |
| A = B            | Comparator Output                   |
| G                | Carry Generate Output (Active LOW)  |
| P                | Carry Propagate Output (Active LOW) |
| C <sub>n+4</sub> | Carry Output                        |

#### **ALU Pin outputs**

#### **Functional Description**

The DM74LS181 is a 4-bit high speed parallel Arithmetic Logic Unit (ALU). Controlled by the four Function Select inputs (S0-S3) and the Mode Control input (M), it can perform all the 16 possible logic operations or 16 different arithmetic operations on active HIGH or active LOW operands. The Function Table lists these operations

When the Mode Control input (M) is HIGH, all internal carries are inhibited and the device performs logic operations on the individual bits as listed. When the Mode Control input is LOW, the carries are enabled and the device performs arithmetic operations on the two 4-bit words. The device incorporates full internal carry lookahead and provides for either ripple carry between devices using the Cnud output, or for carry lookahead between packages using the signals P (Carry Propagate) and G (Carry Generate). In the ADD mode, P indicates that F is 15 or more, while G indicates that F is 16 or more. In the SUBTRACT mode, P indicates that F is zero or less, while G indicates that F is less than zero. P and G are not affected by carry in. When speed requirements are not stringent, it can be used in a simple ripple carry mode by connecting the Carry output (Cn+4) signal to the Carry input (Cn) of the next unit. For high speed operation the device is used in conjunction with the 9342 or 93S42 carry lookahead circuit. One carry lookahead package is required for each group of four DM74LS181 devices. Carry lookahead can be provided at various levels and offers high speed capability over extremely long word lengths.

The A = B output from the device goes HIGH when all four  $\overline{F}$  outputs are HIGH and can be used to indicate logic equivalence over four bits when the unit is in the subtract mode. The A = B output is open-collector and can be wired-AND with other A = B outputs to give a comparison for more than four bits. The A = B signal can also be used with the  $C_{n+4}$  signal to indicate A > B and A < B.

The Function Table lists the arithmetic operations that are performed without a carry in. An incoming carry adds a one to each operation. Thus, select code LHHL generates A minus B minus 1 (2s complement notation) without a carry in and generates A minus B when a carry is applied. Because subtraction is actually performed by complementary addition (1s complement), a carry out means borrow; thus a carry is generated when there is no underflow and no carry is generated when there is underflow. As indicated, this device can be used with either active LOW inputs producing active LOW outputs or with active HIGH inputs producing active HIGH outputs. For either case the table lists the operations that are performed to the operands labeled inside the logic symbol.

#### **Function Table**

| Mode Select<br>Inputs |    | Acti | Active LOW Operands<br>& F <sub>n</sub> Outputs |                               | Active HIGH Operands<br>& F <sub>n</sub> Outputs |                               |                        |
|-----------------------|----|------|-------------------------------------------------|-------------------------------|--------------------------------------------------|-------------------------------|------------------------|
|                       |    |      |                                                 | Logic                         | Arithmetic<br>(Note 2)                           | Logic                         | Arithmetic<br>(Note 2) |
| S3                    | S2 | S1   | SO                                              | (M = H)                       | $(M = L) (C_n = L)$                              | (M = H)                       | $(M = L) (C_n = H)$    |
| L                     | L  | L    | L                                               | Ā                             | A minus 1                                        | Ā                             | A                      |
| L                     | L  | L    | Н                                               | AB                            | AB minus 1                                       | $\overline{A} + \overline{B}$ | A+B                    |
| L                     | L  | H    | L                                               | $\overline{A} + \overline{B}$ | AB minus 1                                       | ĀB                            | A + B                  |
| L                     | L  | н    | н                                               | Logic 1                       | minus 1                                          | Logic 0                       | minus 1                |
| L                     | н  | L    | L                                               | $\overline{A} + \overline{B}$ | A plus (A + B)                                   | AB                            | A plus AB              |
| L                     | н  | L    | н                                               | B                             | AB plus (A + B)                                  | B                             | (A + B) plus AB        |
| L                     | н  | Н    | L                                               | Ā⊕B                           | A minus B minus 1                                | A  B                          | A minus B minus 1      |
| L                     | н  | H    | н                                               | $A + \overline{B}$            | $A + \overline{B}$                               | AB                            | AB minus 1             |
| H                     | L  | L    | L                                               | AB                            | A plus (A + B)                                   | A+B                           | A plus AB              |
| Н                     | L  | L    | н                                               | A ⊕ B                         | A plus B                                         | Ā⊕B                           | A plus B               |
| Н                     | L  | н    | L                                               | В                             | AB plus (A + B)                                  | В                             | (A + B) plus AB        |
| H                     | L  | Н    | Н                                               | A+B                           | A+B                                              | AB                            | AB minus 1             |
| Н                     | H  | L    | L                                               | Logic 0                       | A plus A (Note 1)                                | Logic 1                       | A plus A (Note 1)      |
| H                     | н  | L    | н                                               | AB                            | AB plus A                                        | $A + \overline{B}$            | (A + B) plus A         |
| H                     | н  | н    | L                                               | AB                            | AB minus A                                       | A+B                           | (A + B) plus A         |
| H                     | н  | Н    | Н                                               | A                             | A                                                | A                             | A minus 1              |

Note 1: Each bit is shifted to the next most significant position.

Note 2: Arithmetic operations expressed in 2s complement notation.

#### **ALU Operations and Description of its' Functions**

#### Logic Diagram



#### Absolute Maximum Ratings(Note 3)

 Supply Voltage
 7V

 Input Voltage
 7V

 Operating Free Air Temperature Range
 0°C to +70°C

 Storage Temperature Range
 -65°C to +150°C

Note 3: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

#### **Recommended Operating Conditions**

| Symbol          | Parameter                      | Min  | Nom | Max  | Units |
|-----------------|--------------------------------|------|-----|------|-------|
| V <sub>cc</sub> | Supply Voltage                 | 4.75 | 5   | 5.25 | V     |
| ViH             | HIGH Level Input Voltage       | 2    |     |      | V     |
| V <sub>IL</sub> | LOW Level Input Voltage        |      |     | 0.8  | V     |
| ОН              | HIGH Level Output Current      |      |     | -0.4 | mA    |
| loL             | LOW Level Output Current       | - A  | 1   | 8    | mA    |
| TA              | Free Air Operating Temperature | 0    | 1   | 70   | °C    |
|                 |                                |      |     |      |       |

#### **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                            | Conditions                                                                               | Conditions                                                            |     | (Note 4) | Max                          | Units |
|-----------------|--------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----|----------|------------------------------|-------|
| Vi              | Input Clamp Voltage                  | V <sub>CC</sub> = Min, I <sub>1</sub> = -18 mA                                           |                                                                       |     | 8 8      | -1.5                         | V     |
| V <sub>OH</sub> | HIGH Level<br>Output Voltage         | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max,<br>V <sub>IL</sub> = Max                   | A 77 C (A) A 77 C (A)                                                 |     |          |                              | v     |
| Vol.            | LOW Level<br>Output Voltage          | V <sub>CC</sub> = Min, t <sub>OL</sub> = Max,<br>V <sub>IH</sub> = Min                   |                                                                       |     | 0.35     | 0.5                          | v     |
|                 |                                      | I <sub>OL</sub> = 4 mA, V <sub>CC</sub> = Min                                            | 200.00                                                                |     | 0.25     | 0.4                          |       |
| 4               | Input Current @ Max<br>Input Voltage | V <sub>CC</sub> = Max, V <sub>I</sub> = 7V                                               | Minput  A <sub>n</sub> , B <sub>n</sub> S <sub>n</sub> C <sub>n</sub> |     |          | 0.1<br>0.3<br>0.4<br>0.5     | mA    |
| Ан              | HIGH Level<br>Input Current          | $V_{CC} = Max$ , $V_i = 2.7V$                                                            | Minput  A <sub>n</sub> , B <sub>n</sub> S <sub>n</sub> C <sub>n</sub> |     |          | 20<br>60<br>80<br>100        | μА    |
| I <sub>L</sub>  | LOW Level<br>Input Current           | V <sub>CC</sub> = Max, V <sub>I</sub> = 0.4V                                             | Minput  A <sub>n</sub> , B <sub>n</sub> S <sub>n</sub> C <sub>n</sub> |     |          | -0.4<br>-1.2<br>-1.6<br>-2.0 | mA    |
| los             | Short Circuit Output Current         | V <sub>CC</sub> = Max<br>(Note 5)                                                        | V40-02                                                                | -20 |          | -100                         | mA    |
| loc             | Supply Current                       | $V_{CC} = Max$ , $\overline{B}_n$ , $C_n = GND$<br>$S_n$ , $M$ , $\overline{A}_n = 4.5V$ |                                                                       |     |          | 37                           | mA    |

Note 4: All typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C.

Note 5: Not more than one output should be shorted at a time, and the duration should not exceed one second.

#### Gates in the ALU and Operating characteristics

# **OR** Gate

**OR Gate Truth Table** 

| Real World (5V Vcc)           |                    |        | Multisim                              |   |        |  |
|-------------------------------|--------------------|--------|---------------------------------------|---|--------|--|
| Input <sub>A</sub>            | Input <sub>B</sub> | Output | Input <sub>A</sub> Input <sub>B</sub> |   | Output |  |
| 0V                            | 0V                 | 0.1    | L                                     | L | L      |  |
| 5V                            | 0V                 | 4.3    | Н                                     | L | Н      |  |
| 0V                            | 5V                 | 4.3    | L                                     | Н | Н      |  |
| 5V                            | 5V                 | 4.3    | Н                                     | Н | Н      |  |
| Boolean equation: $A + B = X$ |                    |        |                                       |   |        |  |



# **AND Gate**

**AND Gate Truth Table** 

| Re                         | al World (5V V     | cc)    |           | Multisim |   |  |
|----------------------------|--------------------|--------|-----------|----------|---|--|
| Input <sub>A</sub>         | Input <sub>B</sub> | Output | $Input_A$ | Output   |   |  |
| 0                          | 0                  | 0.1    | L         | L        | L |  |
| 5                          | 0                  | 0.1    | Н         | L        | L |  |
| 0                          | 5                  | 0.1    | L         | Н        | L |  |
| 5                          | 5                  | 4.3    | Н         | Н        | Н |  |
| Boolean equation: $AB = X$ |                    |        |           |          |   |  |



# **NAND Gate**

**NAND Gate Truth Table** 

| Real World (5V Vcc)                   |                    |        |                    | Multisim                              |   |  |
|---------------------------------------|--------------------|--------|--------------------|---------------------------------------|---|--|
| Input <sub>A</sub>                    | Input <sub>B</sub> | Output | Input <sub>A</sub> | Input <sub>A</sub> Input <sub>B</sub> |   |  |
| 0                                     | 0                  | 4.3    | L                  | L                                     | Н |  |
| 5                                     | 0                  | 4.3    | Н                  | L                                     | Н |  |
| 0                                     | 5                  | 4.3    | L                  | Н                                     | Н |  |
| 5                                     | 5                  | 0.1    | Н                  | Н                                     | L |  |
| Boolean equation: $\overline{AB} = X$ |                    |        |                    |                                       |   |  |

NAND Gate IC Pinout

5400/7400
Quad NAND gate

1 1 2 3 + 5 6 7

NAND Gate Symbol

Inputa

Inputs

Output